# Improvements in BDD-Based Reachability Analysis of Timed Automata

Dirk Beyer

Software Systems Engineering Research Group, Technical University Cottbus, D-03013 Cottbus, Postfach 10 13 44, Germany, Tel. +49 (3 55) 69 - 38 02, Fax. 69 - 38 10, db@informatik.tu-cottbus.de

Abstract. To develop efficient algorithms for the reachability analysis of timed automata, a promising approach is to use binary decision diagrams (BDDs) as data structure for the representation of the explored state space. The size of a BDD is very sensitive to the ordering of the variables. We use the communication structure to deduce an estimation for the BDD size. In our experiments, this guides the choice of good variable orderings, which leads to an efficient reachability analysis. We develop a discrete semantics for closed timed automata to get a finite state space required by the BDD-based representation and we prove the equivalence to the continuous semantics regarding the set of reachable locations. An upper bound for the size of the BDD representing the transition relation and an estimation for the set of reachable configurations based on the communication structure is given. We implemented these concepts in the verification tool Rabbit [BR00]. Different case studies justify our conjecture: Polynomial reachability analysis seems to be possible for some classes of real-time models, which have a good-natured communication structure.

Keywords: Timed automata, Discretization, BDDs, Formal verification, Real-time systems

## 1 Introduction

The demand for correct controllers in reactive systems, especially in safetycritical systems, has more and more influence on the development process. Therefore, many developers use formal methods. Model checking, i.e. the process which checks whether a particular model satisfies a given specification or not, is commonly used for verification of automata-based models. It is very popular because the verification task is done full-automatically by tools.

In this paper we use timed automata as the formalism to describe the system and reachability analysis for the verification process. To ensure safety properties, the set of reachable configurations is computed and then it is checked whether unsafe states are reachable or not. Reachability analysis of timed automata has been implemented in tools like Kronos [BDM<sup>+</sup>98] and Uppaal [LPY97] which represent the continuous part of the model (i.e. the clock valuations) as difference bound matrices. This technique has two main disadvantages: firstly, locations are enumerated explicitly, which often results in the state explosion problem, and secondly, that there is no canonical representation for (non-convex) clock valuations, which often hinders the construction of efficient algorithms.

Because binary decision diagrams became very popular as a data structure for model checking of automata-based models, it is obvious to use a symbolic representation based on BDDs for the discrete states in a first step. The second step towards an efficient reachability check is to use a discrete semantics for the timed automata. Using BDDs also for the representation of the continuous state space allows a uniform representation of the discrete as well as the continuous part of the model. There already exists some experience with tool implementations of this technique, e.g. using a BDD-based version of Kronos [BMPY97].

One of the most important demands for industrial use is the efficiency of the verification process. This means that our task is to find efficient algorithms and heuristics that solve the problem with good (desired polynomial) space and time complexity.

In this paper we introduce a third step leading to polynomial time and space complexity of the reachability analysis for some classes of models. We use the communication structure, and also the knowledge of the developer of the model (by providing a notation for structural modeling) to compute good variable orderings for the BDD representation. Using such variable orderings compresses the BDD representation of the reachable configurations dramatically and thus, leads to more efficient verification.

Our paper is structured as follows: Section 2 introduces the formal definition of timed automata and their continuous semantics. We also explain our notation for modular modeling. Section 3 illustrates a modular model of a MOS circuit and the timed automaton for Fischer's protocol. Section 4 introduces a discrete semantics for closed timed automata and a proof of the equivalence of both semantics regarding the reachability problem. In Section 5 we explain the impact of the communication structure on the BDD representation, we introduce an estimation for the size of the BDD for the reachable set and its implications for finding good variable orderings. Section 6 explains the results of our experiments.

#### 2 Cottbus Timed Automata

The main goal of our modeling formalism is to combine knowledge of software engineering, i.e. hierarchical structuring of large system descriptions, and the well-investigated theoretical basis of timed automata. Thus, we use compositional modules that have well-defined interfaces and contain timed automata to describe its behavior [BR98,BR99]. In this section we introduce timed automata informally using an example, then we introduce CTA modules which is a mod-



Fig. 1. Timed automaton for an nMOS transistor.

eling concept providing means for modular design. After this we give a formal definition of timed automata as used in this paper.

#### 2.1 Example

Fig. 1 shows a timed automaton which models the behavior of an nMOS transistor. The automaton consists of four locations. Location Off is the initial location of the automaton and the initial value for out is 0. It models the situation that the transistor is non-conducting. The transistor can stay in this situation as long as the input gate is 0. When the gate becomes high the automaton takes the transition to location Rising and resets clock c. In this moment the transistor starts to open its channel. Location Rising as well as location Falling are called unstable, because in reality the output changes during this situation. If the gate is still high after at least 2 time units the channel of the transistor can be conducting and thus, the automaton can go to location On setting variable out to high. The variable out represents the state of the transistor. After at most 3 time units the automaton must leave location Rising. A transition to location On is possible, or if the gate is low meanwhile the automaton has to go to location Off immediately. The automaton has an analogous behavior for switching from conducting (out = 1) to non-conducting (out = 0).

#### 2.2 Informal Introduction to CTA Modules

This section describes informally the formalism of Cottbus Timed Automata (CTA). A formal definition and the complete semantics of CTA are given in [BR99].

A CTA system description consists of a set of modules. One of them is designated as the top module. It models the whole system. The other modules are used as templates. They can be instantiated several times in different modules. Thus, it is possible to express a hierarchical structure of the system, and to define replicated components of a system just once. Each module consists of the following components:

- An **identifier**. Identifiers are used to name the modules within the system description.
- An interface. The interface contains the declarations of clock variables, discrete variables and synchronization labels used by the components of the module.
  - Synchronization labels. Synchronization labels (shortly called signals) are used to synchronize transitions of automata contained in different modules. Synchronization labels follows the concepts of events in CSP.
  - Variables. Clock variables are used to model (predominantly) continuously changing components of a real-time system. Discrete variables are provided to store discrete values. The values are changed by an assignment in a transition of the automaton.
- A **timed automaton**. A module contains an automaton. This automaton consists of a finite set of states, a finite set of transitions between these states, and an alphabet of synchronization labels.
- Initial condition. This is a predicate over the module variables and the states of the module's automaton specifying the initial configuration.
- Instances. A module may contain instances of previously defined modules. This is used to model systems containing subsystems, and it is especially helpful if a subsystem occurs several times in a system. An instance consists of the following components:
  - An **identifier** is used to give a name to the instance.
  - A reference to a **module** defines which module is instantiated.
  - A unification of interface components of the instantiated module with declared components of the containing module defines how the instance is connected to the containing module. This may identify interface signals and interface variables of the instantiated module with signals and variables of the containing module.

In a CTA module each of the interface components has a **restriction type** to control the access to the component. There are four different restriction types for variables and signals:

- INPUT The declaration of a variable as input variable for a module means that this module can only read this variable: the value of an input variable may not be restricted within any value assignment of a transition. For a signal the declaration as input means the following: for each input signal and each state of the automaton, some transition labeled with the signal can always be taken. In this way the automaton does not restrict the input signal and thus it is not to blame for a timed deadlock. Thus, it is a guarantee for the environment that the module does not change that component.
- OUTPUT the declaration of a variable or signal as OUTPUT is an assumption, that the variable or signal is used only as INPUT in all other modules in the environment.

- MULTREST The multiply restricted components are available for all access modes. A module as well as the environment for which a signal or variable is declared as multiply restricted can restrict the component in any way.
- LOCAL The declaration of a variable or signal as LOCAL means that it is not visible outside the module and thus no other module can access such a variable or signal.

## 2.3 Timed Automata

This section gives a definition of timed automata and their continuous semantics. We use a formal definition of timed automata similar to that introduced by Alur and Dill [AD94], because it is commonly accepted and provides a good standard.

**Definition.** We define **clock constraints** allowed as invariants and guards in an automaton. Let X be a set of clocks. Clock constraints over X are conjunctions of comparisons of a clock with a time constant from  $\mathbb{N}$ , the set of natural numbers (including 0). Formally, the following grammar generates the set of clock constraints over X:

$$\varphi := x \le c \mid x \ge c \mid x < c \mid x > c \mid \varphi \land \varphi,$$

with  $x \in X$  and  $c \in \mathbb{N}$ .

A clock assignment v of X is a total function from X into the set of nonnegative real numbers  $\mathbb{R}^+$ . Val(X) denotes the set of all clock assignments of X. For a clock constraint  $\varphi \in \Phi(X)$ ,  $\llbracket \varphi \rrbracket$  denotes the set of all clock assignments of X that satisfy  $\varphi$ .

The clock assignment which assigns the value 0 to all clocks is denoted by  $v^0$ . For  $v \in Val(X)$  and  $\delta \in \mathbb{R}^+$ ,  $v + \delta$  is the clock assignment of X that assigns the value  $v(x) + \delta$  to each clock x. For  $v \in Val(X)$  and  $Y \subseteq X$ , v[Y := 0] denotes the clock assignment of X that assigns the value 0 to each clock in Y and leaves the other clocks unchanged.

# A timed automaton $\mathcal{A}$ is a tuple $(L, L^0, X, \Sigma, I, E)$ , where

- -L is a finite set of locations,
- $-L^0 \subseteq L$  is a set of initial locations,
- -X is a finite set of clocks,
- $-\Sigma$  is a finite set of synchronization labels,
- I is a total function that assigns an invariant from  $\varPhi(X)$  to each location in L,
- $E \subseteq L \times \Sigma \times \Phi(X) \times 2^X \times L$  is a set of switches. A switch  $(l, a, \varphi, Y, m)$  represents a transition from location l to location m labeled with synchronization label a. The guard  $\varphi$  has to be satisfied to enable the location switch. The switch resets all clocks in the set Y to the value 0.

A configuration of a timed automaton  $\mathcal{A}$  is a pair (l, v) with  $l \in L$  and  $v \in Val(X)$ .

For a more compact notation discrete variables (which have a finite subset of the natural numbers as domain) are introduced which change their value only by location switches. Discrete variables are not considered explicitly here because they can be considered as an abbreviating notation for automata. Our tool implementation allows for discrete variables because it does not matter whether a BDD variable represents the state of an automaton or the value of a discrete variable directly. We can apply the theoretical results by transforming discrete variables into automata where a location represents the value and a labeled transition represents a read/write operation for the value change of a discrete variable.

**Semantics.** The semantics of a timed automaton is defined by associating a labeled transition system with it. A **labeled transition system** S is a tuple  $(Q, Q^0, \Sigma, \rightarrow)$  where Q is the set of configurations,  $Q^0 \subseteq Q$  is a set of initial configurations,  $\Sigma$  is a set of labels, and  $\rightarrow \subseteq Q \times \Sigma \times Q$  is a set of transitions. The system starts in an initial configuration and can change its configuration from q to q' on label a if  $q \xrightarrow{a} q'$ .  $q \rightarrow q'$  is written if  $q \xrightarrow{a} q'$  for some label a.

The **continuous semantics**  $\llbracket \mathcal{A} \rrbracket_C$  of a timed automaton  $\mathcal{A} = (L, L^0, X, \Sigma, I, E)$  is the labeled transition system  $(L \times Val(X), L^0 \times \{v^0\}, \Sigma \cup \mathbb{R}^+, \rightarrow)$ , with  $\rightarrow$  containing two kinds of transitions:

– Time transitions:

For  $(l,v) \in L \times Val(X)$  and  $\delta \in \mathbb{R}^+$ ,  $(l,v) \xrightarrow{\delta} (l,v+\delta)$  if  $v \in \llbracket I(l) \rrbracket$  and  $v + \delta \in \llbracket I(l) \rrbracket$ .

- Discrete transitions: For  $(l, v) \in L \times Val(X)$  and  $(l, a, \varphi, Y, m) \in E$ ,  $(l, v) \xrightarrow{a} (m, v[Y := 0])$  if  $v \in \llbracket \varphi \rrbracket$ .

Note that for all clock constraints  $\varphi \in \Phi(X)$  the statements " $v \in \llbracket \varphi \rrbracket$  and  $v+\delta \in \llbracket \varphi \rrbracket$ " and "for all  $\delta' \in \mathbb{R}$  with  $0 \leq \delta' \leq \delta$ ,  $v+\delta' \in \llbracket \varphi \rrbracket$  holds" are equivalent. This is true because only conjunctions are allowed as clock constraints.

In the following we define the runs and the reachable locations for a timed automaton  $\mathcal{A} = (L, L^0, X, \Sigma, I, E)$  and a labeled transition system  $\mathcal{S} = (Q, Q^0, \Sigma_{\mathcal{S}}, \rightarrow)$ . Let  $(q_0, q_1, ..., q_k)$  be a finite sequence of configurations and  $a_0, a_1, ..., a_{k-1} \in \Sigma_{\mathcal{S}}$ , such that  $q_0 \in Q^0$  and  $q_i \xrightarrow{a_i} q_{i+1}$  holds for all  $i \in \{0, 1, ..., k-1\}$ . Then  $(q_0, q_1, ..., q_k)$  is a **run** of  $\mathcal{A}$  with semantics  $\mathcal{S}$ . Run $_{\mathcal{A},\mathcal{S}}$  denotes the set of runs of  $\mathcal{A}$  with semantics  $\mathcal{S}$ . The configurations of  $\mathcal{A}$  with semantics  $\mathcal{S}$ . If  $q_k = (l, v)$  with  $l \in L$  and  $v \in Val(X)$ , then the location l is called **reachable**. ReachLoc\_{\mathcal{A},\mathcal{S}} denotes the set of reachable locations of  $\mathcal{A}$  with semantics  $\mathcal{S}$ .

Two semantics  $S_1$  and  $S_2$  are **location-equivalent** for a timed automaton  $\mathcal{A}$ , iff  $ReachLoc_{\mathcal{A},S_1} = ReachLoc_{\mathcal{A},S_2}$  holds.

The **reachability problem** for a timed automaton is the question whether for a given timed automaton  $\mathcal{A}$  and a location  $l, l \in ReachLoc_{\mathcal{A}, \llbracket \mathcal{A} \rrbracket_C}$  holds.

Complex systems can be described as **parallel composition** of a set of timed automata which communicate through synchronization labels.

The semantics of a composition of two timed automata  $\mathcal{A}_1$  and  $\mathcal{A}_2$  with disjoint sets of clocks is defined to be the semantics of the product automaton  $\mathcal{A}_1 || \mathcal{A}_2$ . The locations of the product automaton are pairs of component locations, and their invariants are conjunctions of the invariants of the corresponding component locations. Two switches of different components with the same synchronization label are synchronized. We define formally:

Let  $\mathcal{A}_1 = (L_1, L_1^0, X_1, \Sigma_1, I_1, E_1)$  and  $\mathcal{A}_2 = (L_2, L_2^0, X_2, \Sigma_2, I_2, E_2)$  be two timed automata, and assume that  $X_1 \cap X_2 = \emptyset$ . The product automaton  $\mathcal{A}_1 || \mathcal{A}_2$ is the timed automaton  $(L_1 \times L_2, L_1^0 \times L_2^0, X_1 \cup X_2, \Sigma_1 \cup \Sigma_2, I, E)$  with  $I(l_1, l_2) =$  $I_1(l_1) \wedge I_2(l_2)$  and E defined as the set of the following switches:

- for  $a \in \Sigma_1 \setminus \Sigma_2$ , for every  $(l_1, a, \varphi_1, Y_1, m_1) \in E_1$  and  $l_2 \in L_2$  we have  $((l_1, l_2), a, \varphi_1, Y_1, (m_1, l_2)) \in E$ ,
- for  $a \in \Sigma_2 \setminus \Sigma_1$ , for every  $(l_2, a, \varphi_2, Y_2, m_2) \in E_2$  and  $l_1 \in L_1$  we have  $((l_1, l_2), a, \varphi_2, Y_2, (l_1, m_2)) \in E$ ,
- these are all transitions.

# 3 Examples: CTA Models of a Mutex Protocol and a MOS Circuit

In this section we introduce CTA models of two examples: Fischer's timing-based protocol for mutual exclusion for n processes [Lam87], which serves as benchmark in many publication and an AND circuit with 4 input lines. A model of this circuit using plain timed automata is used by [BMPY97] for the tool Kronos. At the end of the paper we use this example for verification and comparison with Kronos.

**Fischer's protocol.** The model is composed from n timed automata like the one depicted in Figure 2, each modeling one process. Each component automaton has four locations. Uncritical is the initial location and represents the uncritical region of the process. The shared discrete variable k is initialized with the value 0. From this location only one transition is possible: If the shared variable ensures that no other process tries to enter the critical region (k = 0), the process can move to the location Assign. This location expresses that a process needs at most a time units to complete the assignment k := i. Therefore, the clock  $x_i$  measures the staying time in this location, and the invariant forces the automaton to leave the location within a time units. Then the transition to the Wait location sets the variable k to process identifier i. In this location the process has to wait at least b time units to guarantee that all other processes completed the assignment.



Fig. 2. Fischer's mutual exclusion protocol.

After b time units it is allowed to enter the critical region if k = i. Otherwise it goes back to the uncritical region. Leaving the critical region the automaton sets k to value 0 to signify that the resource is free again.

**MOS circuit.** How the model is built up by several module instances and automata is shown in Fig. 3. It illustrates the communication connections between different components in a manner something like data flow diagrams. An edge from a variable to a module instance indicates read only access, an edge from a module instance to a variable indicates an exclusive write access. The main module modeling the behavior of the logical AND gate with four inputs consists of two module instances of a NAND gate and one module instance of a NOR gate. The environment of the AND gate is modeled by a clock p for the time cycles and four variables to model the four input lines. The clock has the initial value 0, and when the value 15 is reached the automaton resetP resets the clock to 0. (Automata are drawn as graphs within a circle.) A module Input consists of an automaton which can change the value of one of the input variables once during the first five clock ticks of p. During the last ten clock ticks the input signals stay unchanged (they are stable). The binary variables o1 and o2 represent the output values of the two NAND gates and o models the output of the NOR gate and thus the output of the whole circuit.

Fig. 4 shows the structure of the module for NAND gates (named Nand in the figure). It consists of two pMOS transistors and two nMOS transistors. Reading the variable out (conducting or non-conducting) of the transistors (connected to this module as oP1, oN1, oP2 and oN2) the automaton (named nand in the figure) determines the output of the NAND gate. The behavior of the module for NOR gates is analogous.

A module for an nMOS transistor contains a clock c and an automaton. An nMOS transistor takes between 2 and 3 time units to change the output after a change of the gate is detected as shown in Fig. 1. The differences to pMOS transistors are the inverse output value and that the pMOS transistors have to react not earlier than 4 time units after a change at the gate.



Fig. 3. Model of the AND circuit.

Interesting questions about the behavior of the AND gate are for example: How many transistors can switch their state together at the same point in time? (This number is proportional to the maximum of current needed by the gate.) Is it possible that a short circuit occurs in the AND gate? To answer these questions we have to compute the reachable configurations of the model. In Section 6 we show only results for the computation of reachable configurations because this is the bottleneck of the reachability analysis.

The real-valuedness of the clocks leads to an infinite state space. Therefore, we use a discretization of the continuous state space as a requirement to get a finite state space. We give a formal definition of a discrete semantics in the next section.

## 4 Discretization

The discretization of time is possible for all timed automata [GPV94]. However, in the following we restrict ourselves to the subclass of closed timed automata to permit a discretization which is particularly simple and which allows very efficient reachability analysis. **Closed timed automata** have only clock constraints  $\varphi$  generated by  $\varphi := x \leq c \mid x \geq c \mid \varphi \land \varphi$  with  $x \in X$  and  $c \in \mathbb{N}$ , i.e. the relations < and > are not allowed. The product automaton of two closed timed automata is closed again.

For closed timed automata it is sufficient to use integer clock values for the computation of reachable locations. For a set of clocks X the set of integer clock assignments  $Val_I(X)$  is defined to be the set of total functions from X to  $\mathbb{N}$ . Let  $C_{\mathcal{A}}(x)$  be the greatest constant occurring in some expression constraining the variable x. For  $v \in Val_I(X)$  and  $\delta \in \mathbb{N}$ ,  $v \oplus \delta$  is the clock assignment of X that assigns the value  $\min(v(x) + \delta, C_{\mathcal{A}}(x) + 1)$  to each clock x. The definition of the discrete semantics is analogous to the continuous semantics previously defined.



Fig. 4. Model of the logical NAND.

Let  $\mathcal{A} = (L, L^0, X, \Sigma, I, E)$  be a closed timed automaton. The **discrete** semantics  $[\![\mathcal{A}]\!]_I$  of  $\mathcal{A}$  is the labeled transition system  $(L \times Val_I(X), L^0 \times \{v^0\}, \Sigma \cup \mathbb{N}, \rightarrow_I)$  with the following transitions:

- For  $(l, v) \in L \times Val_I(X)$  and  $\delta \in \mathbb{N}$ ,  $(l, v) \xrightarrow{\delta}_I (l, v \oplus \delta)$  if  $v \in \llbracket I(l) \rrbracket$  and  $v \oplus \delta \in \llbracket I(l) \rrbracket$ .
- For  $(l, v) \in L \times Val_I(X)$  and  $(l, a, \varphi, Y, m) \in E$ ,  $(l, v) \xrightarrow{a}_I (m, v[Y := 0])$  if  $v \in \llbracket \varphi \rrbracket$ .

To prove the *location equivalence* of discrete and continuous semantics, we define for a set of clocks X the relation  $\succ \subseteq Val(X) \times Val_I(X)$  associating every continuous clock assignment with its possible discrete **representatives**. For  $v \in Val(X)$  and  $v' \in Val_I(X)$ ,  $v \succ v'$  holds iff there exists some  $\gamma \in \mathbb{R}$  with  $0 \leq \gamma < 1$ , such that for each clock  $x \in X$ :

a)  $v'(x) - 1 + \gamma < v(x) \le v'(x) + \gamma$ , or b)  $v'(x) - 1 + \gamma < v(x)$  and  $v'(x) = C_{\mathcal{A}}(x) + 1$ .

Thus, v' is a representative of v if v' results from v by rounding off all clock values with fractional parts smaller than or equal to a certain bound and by rounding up all clock values with fractional parts greater than this bound in the first case. The second case restricts the range of the representatives to the greatest constant  $C_{\mathcal{A}}(x) + 1$ ; this is sufficient to distinguish the interesting situations.

**Theorem 1.** Let  $\mathcal{A}$  be a closed timed automaton with the set of clocks X and let  $v \in Val(X)$  and  $w \in Val_I(X)$  be clock assignments with  $v \succ w$ .

- 1. If v satisfies a clock constraint  $\varphi$  of  $\mathcal{A}$ , then w also satisfies  $\varphi$ .
- 2. For all  $Y \subseteq X$ ,  $v[Y := 0] \succ w[Y := 0]$ .

Proofs of the *location equivalence* of the discrete semantics and the continuous semantics for other formalisms than timed automata can be found in [HMP92] and [AMP98].

**Lemma 1.** Let  $\mathcal{A} = (L, L^0, X, \Sigma, I, E)$  be a closed timed automaton with the continuous semantics  $[\![\mathcal{A}]\!]_C = (L \times Val(X), L^0 \times \{v^0\}, \Sigma \cup \mathbb{R}^+, \to_C)$  and the discrete semantics  $[\![\mathcal{A}]\!]_I = (L \times Val_I(X), L^0 \times \{v^0\}, \Sigma \cup \mathbb{N}, \to_I)$ . Then the following holds:

- 1. Let  $(l, v'), (l, w') \in L \times Val_I(X), \delta' \in \mathbb{N}$ , such that  $(l, v') \xrightarrow{\delta'}_I (l, w')$  holds. Then for all  $v \in Val(X)$  with  $v \succ v'$  there exists a  $w \in Val(X)$ , such that  $(l, v) \xrightarrow{\delta'}_C (l, w)$  and  $w \succ w'$  holds.
- 2. Let  $(l, v'), (m, w') \in L \times Val_I(X), a \in \Sigma$ , such that  $(l, v') \stackrel{a}{\rightarrow}_I (m, w')$  holds. Then for all  $v \in Val(X)$  with  $v \succ v'$  there exists  $a w \in Val(X)$ , such that  $(l, v) \stackrel{a}{\rightarrow}_C (l, w)$  and  $w \succ w'$  holds.
- 3. Let  $(l, v), (l, w) \in L \times Val(X), \delta \in \mathbb{R}^+$ , such that  $(l, v) \xrightarrow{\delta}_C (l, w)$  holds. Then for all  $v' \in Val_I(X)$  with  $v \succ v'$  there exists a  $\delta' \in \mathbb{N}$  and a  $w' \in Val_I(X)$ , such that  $(l, v') \xrightarrow{\delta'}_I (l, w')$  and  $w \succ w'$  holds.
- 4. Let  $(l, v), (m, w) \in L \times Val(X), a \in \Sigma$ , such that  $(l, v) \xrightarrow{a}_{C} (m, w)$  holds. Then for all  $v' \in Val_{I}(X)$  with  $v \succ v'$  there exists a  $w' \in Val_{I}(X)$  such that  $(l, v') \xrightarrow{a}_{I} (m, w')$  and  $w \succ w'$  holds.

**Proof.** The statements 1 and 2 follow from the definitions of the semantics.

Statement 3: We have to distinguish the two cases of the definition of  $\succ$ . Let  $v' \in Val_I(X), v \succ v'$ . Then according to the definition of the relation  $\succ$  there exists some  $\gamma \in \mathbb{R}$  with  $0 \leq \gamma < 1$ , such that the following holds for all  $x \in X$ :

Case a)  $v'(x) + \gamma + \delta < C_{\mathcal{A}}(x) + 1$ :  $v'(x) - 1 + \gamma < v(x) \leq v'(x) + \gamma$ . Because  $w = v + \delta$ , the following holds for all  $x \in X$ :  $v'(x) - 1 + \gamma + \delta < w(x) \leq v'(x) + \gamma + \delta$ . Let  $\delta' = \lfloor \delta + \gamma \rfloor$  and  $w' = v' + \delta'$ . Then for all  $x \in X$  the following holds:  $w'(x) - \delta' - 1 + \gamma + \delta < w(x) \leq w'(x) - \delta' + \gamma + \delta$ . Because  $0 \leq \gamma + \delta - \delta' < 1$ , this implies  $w \succ w'$ .

Case b)  $v'(x) + \gamma + \delta \ge C_{\mathcal{A}}(x) + 1$ : Using  $\delta' = \lfloor \delta + \gamma \rfloor$  and  $w' = v' \oplus \delta'$ , analogously to Case 1 we obtain:  $w'(x) - \delta' - 1 + \gamma + \delta < w(x)$ ,

and thus,  $w \succ w'$ .

Because v and w satisfy the invariant I(l) and  $v \succ v'$  and  $w \succ w'$  hold, we can conclude from Theorem 1, statement 1 that v' and w' satisfy the invariant I(l). Thus, we get  $(l, v') \xrightarrow{\delta'} I(l, w')$ .

Statement 4 follows from Theorem 1.

**Theorem 2.** For every closed timed automaton  $\mathcal{A}$ ,  $ReachLoc_{\mathcal{A}, \llbracket \mathcal{A} \rrbracket_C} = ReachLoc_{\mathcal{A}, \llbracket \mathcal{A} \rrbracket_L}$  holds.

**Proof.** Let  $\mathcal{A} = (L, L^0, X, \Sigma, I, E)$  be a timed automaton with the continuous semantics  $\llbracket \mathcal{A} \rrbracket_C = (L \times Val(X), L^0 \times \{v^0\}, \Sigma \cup \mathbb{R}^+, \to_C)$  and the discrete semantics  $\llbracket \mathcal{A} \rrbracket_I = (L \times Val_I(X), L^0 \times \{v^0\}, \Sigma \cup \mathbb{N}, \to_I).$ 

At first, we prove  $ReachLoc_{\mathcal{A},\llbracket\mathcal{A}\rrbracket_C} \subseteq ReachLoc_{\mathcal{A},\llbracket\mathcal{A}\rrbracket_I}$ . We show per induction over k that for every run  $((l_0, v_0), (l_1, v_1), ..., (l_k, v_k))$  in  $Run_{\mathcal{A},\llbracket\mathcal{A}\rrbracket_C}$  there exists a run  $((l_0, v'_0), (l_1, v'_1), ..., (l_k, v'_k))$  in  $Run_{\mathcal{A},\llbracket\mathcal{A}\rrbracket_I}$ , such that  $v_i \succ v'_i$  holds for all  $i \in \{0, 1, ..., k\}$ .

Start of induction: According to the definition of run,  $l_0 \in L^0$  and  $v_0 = v^0$  hold.  $((l_0, v^0))$  is also in  $Run_{\mathcal{A}, \llbracket \mathcal{A} \rrbracket_I}$ , and  $v_0 \succ v^0$  holds. Inductive step: We have to show that there exists some  $a' \in \Sigma \cup \mathbb{N}$  and some

Inductive step: We have to show that there exists some  $a' \in \Sigma \cup \mathbb{N}$  and some  $v'_{i+1}$  with  $v_{i+1} \succ v'_{i+1}$ , such that  $(l_i, v'_i) \stackrel{a'}{\to}_I (l_{i+1}, v'_{i+1})$ . The inductive hypothesis ensures  $v_i \succ v'_i$  and there exists some  $a \in \Sigma \cup \mathbb{R}^+$  with  $(l_i, v_i) \stackrel{a}{\to}_R (l_{i+1}, v_{i+1})$ . The assertion of the theorem follows from the claim of Lemma 1, statement 3, if  $a \in \mathbb{R}^+$ , and of statement 4, if  $a \in \Sigma$ . This finishes the inductive proof.

Similarly, we can show using statements 1 and 2 of Lemma 1:  $ReachLoc_{\mathcal{A}, \llbracket \mathcal{A} \rrbracket_{I}} \subseteq ReachLoc_{\mathcal{A}, \llbracket \mathcal{A} \rrbracket_{C}}.$ 

#### 5 Efficient Verification Using the Structure of the Model

Because the number of states of a product automaton grows exponentially in the number of processes, the state explosion problem forces typically the use of symbolic representation of the state space. The technique of representing sets of states as binary decision diagrams is in widespread use and also implemented in our tool Rabbit. The second step to efficient verification is to use a finite set of configurations for the reachability analysis by introducing a discrete semantics. The discretization enables a unique representation of the set of configurations consisting of locations of the automata together with the discretized continuous state space of clocks. This technique is also examined in [BMPY97].

In this section we introduce an advanced technique for efficient verification of some classes of models. We use a variable ordering resulting from the communication structure of a system and we determined empirically the polynomial complexity of the reachability analysis of some classes of models. We prove an upper bound for the representation of the transition relation and that it is polynomial for Fischer's protocol. Because of our empirical studies we think that it is sound to infer from these results a size estimation for the representation of the set of reachable configurations. We use this estimation as a qualitative assessment of different variable orderings.

#### 5.1 Communication Graph and Variable Ordering

Aziz et al. proved an upper bound for the size of BDDs for transition relations of communicating finite automata [ATB94]. On the basis of this upper bound



Fig. 5. Communication graph and variable ordering, example 1.

they determine good variable orderings for the set of reachable locations. In this section we use the results of that work to explain the characteristics of good variable orderings for timed automata.

The problem is to find a variable ordering for a given parallel composition of the timed automaton  $\mathcal{A}$  such that the number of nodes of the BDD representation of  $Reach_{\mathcal{A}, \llbracket \mathcal{A} \rrbracket_{J}}$  is as small as possible. For this purpose we investigate the communication between the components. Two components  $\mathcal{A}_{j}$  and  $\mathcal{A}_{k}$  with  $j, k \in \{1, ..., n\}$ , are **communicating**, symbolically  $\mathcal{A}_{j} \rightleftharpoons \mathcal{A}_{k}$ , iff  $\Sigma_{j} \cap \Sigma_{k} \neq \emptyset$ and  $j \neq k$ . Considering the components as nodes and the communication relation  $\rightleftharpoons$  as set of edges we get the **communication graph**.

We use simple examples to illustrate two general characteristics of good variable orderings:

- 1. Communicating components have successive positions within the ordering.
- 2. Components which communicate with many other components are at the beginning of the ordering.

We consider three finite automata (i.e. timed automata without clocks)  $\mathcal{A}_1$ ,  $\mathcal{A}_2$  and  $\mathcal{A}_3$ , each having the locations  $l_1$ ,  $l_2$  and  $l_3$ .

In the first example  $\mathcal{A}_3$  communicates neither with  $\mathcal{A}_1$  nor with  $\mathcal{A}_2$ .  $\mathcal{A}_1$  and  $\mathcal{A}_2$  ensure by communication that they stay in the same location every time. Let  $x_{i1}$  and  $x_{i2}$  encode the configuration of  $\mathcal{A}_i$ . Fig. 5 shows the communication graph and the BDDs of the reachable locations for the variable ordering  $(x_{11}, x_{12}, x_{21}, x_{22}, x_{31}, x_{32})$  on the left side and  $(x_{11}, x_{12}, x_{31}, x_{32}, x_{21}, x_{22})$  on the right side. It illustrates that respecting characteristic 1 leads to a better variable ordering.

In the second example  $\mathcal{A}_1$  communicates with  $\mathcal{A}_2$  and  $\mathcal{A}_3$ , and  $\mathcal{A}_2$  does not communicate with  $\mathcal{A}_3$ . It is ensured by communication that  $\mathcal{A}_1$  and  $\mathcal{A}_2$  as well as  $\mathcal{A}_1$  and  $\mathcal{A}_3$  stay in different locations every time. Fig. 6 shows the commu-



Fig. 6. Communication graph and variable ordering, example 2.

nication graph and the BDDs of the reachable locations for the variable orderings  $(x_{11}, x_{12}, x_{21}, x_{22}, x_{31}, x_{32})$  and  $(x_{21}, x_{22}, x_{31}, x_{32}, x_{11}, x_{12})$ . Both orderings do not differ with respect to the first characteristic, but the sizes of their BDDs are different. We see that of two variable orderings the one respecting characteristic 2 is better.

To derive an algorithm for finding variable orderings we first show an upper bound of the BDD's size of a transition relation of the product automaton. The only bottleneck in our algorithms is the size of the BDD for the reachable configurations, because we do not compute the monolithic transition relation (instead we use partitioned transition relations represented by very small BDDs [RAB<sup>+</sup>95]). But we need the upper bound for the transition relation, because good variable orderings for the transition relation are often good for the set of reachable configurations. Therefore, we derive an estimation for the size of the set of reachable configurations from the upper bound for the size of the transition relation. An algorithm for finding a good variable ordering searches for a variable ordering having a low size estimation.

To justify this argumentation we refer to results of other research groups: The result of [ATB94] is that there is a good correlation between the BDD size predicted by the bound and the actual BDD size for the transition relation. Experiments in [YBO<sup>+</sup>98] show that good variable orderings for the transition relation are also good for the set of reachable locations. In [ATB94] as well as in this paper it is demonstrated by empirical studies that we actually find good variable orderings for the set of reachable configurations using this strategy. However, there are counterexamples with linear growth of BDDs for the transition relation but exponential growth of BDDs for the reachable configurations [McM92].

For the purpose of finding good variable orderings it is not necessary that the estimated size is absolutely close to the real size because the estimation should only reflect the relation between different variable orderings, i.e. good variable orderings should lead to better estimations than bad variable orderings. Last, but not least the upper bound for the BDD's size in the next section and algorithms using the estimation have the advantage that they behave according to both of the characteristics mentioned in this section, and these characteristics reflect the experience and intuition of many experts.

#### 5.2 Upper Bound for the BDD's Size

In this section we prove the upper bound for the number of nodes of the BDD for the transition relation. We start with an introduction of some conventions and notations. In this section we adapt the notations introduced in Section 2.3 to be able to represent assignments by BDDs.

Range(x) is used to denote the range of a discrete variable x. Boolean variables are special discrete variables with the range  $\{0, 1\}$ . Let X be a set of discrete variables. The set  $\Phi(X)$  of **constraints**  $\varphi$  is generated by the following grammar:  $\varphi := x_1 \sim c \mid x_1 \sim x_2 \mid \varphi \land \varphi$ , with  $x_1, x_2 \in X$ ,  $\sim \in \{\leq, \geq, <, >, =\}$ ,  $Range(x_1) = Range(x_2)$  and  $c \in Range(x_1)$ .

An **assignment** v of X is a total function which assigns an element of Range(x) to each variable x. The set of all assignments of X is denoted by Val(X). The set of all assignments of X that satisfy a constraint  $\varphi \in \Phi(X)$  is denoted by  $\llbracket \varphi \rrbracket$ .  $\varphi$  is related to different sets of variables (because e.g. x > 5 is a constraint for both  $\{x\}$  and  $\{x, y\}$ ). Therefore, we identify two sets of assignments  $V \subseteq Val(X)$  and  $W \subseteq Val(X \cup Y)$  iff  $W = \{w \in Val(X \cup Y) | \exists v \in Val(X) \ \forall x \in X : w(x) = v(x)\}$  holds.

Now we introduce some notations for a set of assignments  $V \subseteq Val(X)$ .

- For a variable  $x \in X$ , the **existential quantification**  $\exists x.V$  is defined as set of all assignments of  $X \setminus \{x\}$  with the values of all variables but x equal to the values of the same variables in an assignment in V; formally: for  $w \in Val(X \setminus \{x\}), w \in \exists x.V$  holds iff there exists some  $v \in Val(X)$ , such that v(y) = w(y) for all  $y \in X \setminus \{x\}$ .
- For two variables  $x \in X$  and  $y \notin X$ ,  $V[x \leftarrow y]$  is the set of assignments which is obtained by **renaming** x to y; formally: for a  $w \in Val((X \setminus \{x\}) \cup \{y\})$ ,  $w \in V[x \leftarrow y]$  holds iff there exists a  $v \in V$ , such that v(x) = w(y) and v(z) = w(z) for all  $z \in X \setminus \{x\}$ .
- For a variable  $x \in X$  and a constant  $c \in Range(x)$  the **cofactor**  $V|_{x=c}$  is defined as  $\exists x. (V \cap [\![x = c]\!])$ .

A finite relation can be represented by a set of assignments by mapping the arguments of the relation to discrete variables. Let  $R \subseteq R_1 \times R_2 \times \ldots \times R_n$  be a relation and  $X = \{x_1, x_2, \ldots, x_n\}$  a set of discrete variables with  $Range(x_i) = R_i$  for all  $i \in \{1, 2, \ldots, n\}$ . Then  $R(x_1, x_2, \ldots, x_n)$  denotes the set of assignments of X with  $v \in R(x_1, x_2, \ldots, x_n)$  iff  $(v(x_1), v(x_2), \ldots, v(x_n)) \in R$ .

The algorithm for computing all reachable configurations of a parallel composition of n timed automata is shown in Fig. 7. We use the abbreviations introduced in the figure also in the following. We deal only with closed timed automata and the integer semantics as introduced in the previous section. Transfering the results to other discretizations is possible.

Input: parallel composition  $\mathcal{A} = \{L, L^0, X, \Sigma, I, E\}$ with the discrete semantics  $\llbracket \mathcal{A} \rrbracket_I = (Q, Q^0, \Sigma \cup \mathbb{N}, \rightarrow)$ of closed timed automata  $\mathcal{A}_i = (L_i, L_i^0, X_i, \Sigma_i, I_i, E_i), i \in \{1, ..., n\}$ with the discrete semantics  $\llbracket \mathcal{A}_i \rrbracket_I = (Q_i, Q_i^0, \Sigma_i \cup \mathbb{N}, \rightarrow_i)$ and disjoint sets of clocks:  $X_j \cap X_k = \emptyset$  for all  $j, k \in \{1, ..., n\}$  with  $j \neq k$ Output:  $Reach_{\mathcal{A}, \llbracket \mathcal{A} \rrbracket_I}(q_1, ..., q_n)$ , with variable  $q_i$  corresponding to the configuration  $\mathcal{A}_i$   $(Range(q_i) = Q_i)$   $R := Q^0(q_1, ..., q_n)$  **do**   $R_{prev} := R$  **forall**  $a \in (\Sigma \cup \{1\})$   $R := R \cup (\exists q_1 ... \exists q_n (R \cap \overset{a}{\rightarrow} (q_1, q'_1, ..., q_n, q'_n))) [q'_1 \leftarrow q_1] ... [q'_n \leftarrow q_n]$  **until**  $R = R_{prev}$ **return** R

Fig. 7. Computation of the set of reachable configurations.

For the proof of the upper bound we need a formal definition for BDDs. The following definition is similar to the one from McMillan [McM92]. A BDD is identified with its root node. Let  $\vec{x}$  be a vector  $(x_1, x_2, ..., x_n)$  of Boolean variables. If n = 0, then  $\mathcal{B}$  is a **binary decision diagram** over  $\vec{x}$  iff  $\mathcal{B}$  is the 0-terminal-node (short  $\mathcal{B} = 0$ ) or  $\mathcal{B}$  is the 1-terminal-node (short  $\mathcal{B} = 1$ ). If n > 0 then  $\mathcal{B}$  is a BDD over  $\vec{x}$  iff

- $-\mathcal{B}$  is a BDD over  $(x_2, ..., x_n)$ , or
- $-\mathcal{B} = (x_1, \mathcal{B}_0, \mathcal{B}_1)$ , where  $\mathcal{B}_0$  and  $\mathcal{B}_1$  are BDDs over  $(x_2, ..., x_n)$ .  $\mathcal{B}$  is called an  $x_n$ -node,  $\mathcal{B}_0$  is called low child, and  $\mathcal{B}_1$  is called high child of  $\mathcal{B}$ .

A BDD  $\mathcal{B}$  over  $(x_1, x_2, ..., x_n)$  represents a set of assignments of  $\{x_1, x_2, ..., x_n\}$  which are denoted by  $[\![\mathcal{B}]\!]$  and defined as follows:

$$\llbracket \mathcal{B} \rrbracket = \begin{cases} \emptyset, & \text{if } \mathcal{B} = 0\\ Val(\{x_1, x_2, \dots, x_n\}), & \text{if } \mathcal{B} = 1\\ (\llbracket \mathcal{B}_0 \rrbracket \cap \llbracket x_i = 0 \rrbracket) \cup (\llbracket \mathcal{B}_1 \rrbracket \cap \llbracket x_i = 1 \rrbracket), \text{ if } \mathcal{B} = (x_i, \mathcal{B}_0, \mathcal{B}_1) \end{cases}$$

In the sequel we consider only BDDs which are generated by applying only the following rule: Fold together all equal subtrees. The second rule, which is to eliminate nodes with two edges to the same sub-node, we do not apply because we need these nodes for referencing within the formal considerations in the following. The number of nodes of such a BDD is an upper bound for the number of nodes after applying the second rule. The first rule has more impact on the reduction of the BDD and is more sensitive for the variable ordering than the second rule.

**Proposition 1.** Let  $\mathcal{B}$  be a BDD over the vector  $(x_1, x_2, ..., x_k)$  of Boolean variables and  $i \in \{1, ..., k-1\}$ . Then the number of  $x_{i+1}$  nodes in  $\mathcal{B}$  is less than or equal to twice the number of  $x_i$  nodes.

Let  $\mathcal{B}$  be a BDD over  $(q_1, q'_1, ..., q_n, q'_n)$ ,  $i \in \{1, ..., n\}$  and x the Boolean variable which is the first in the variable ordering of the variables encoding  $q_i$ . Then  $|\mathcal{B}|_i$  is used to denote the number of x-nodes in  $\mathcal{B}$  and  $|\mathcal{B}|_{n+1}$  is used to denote the number of terminal nodes in  $\mathcal{B}$ .  $|\mathcal{B}|$  is the number of all non-terminal nodes in  $\mathcal{B}$ . For a set of assignments  $V \subseteq Val(\{q_1, q'_1, ..., q_n, q'_n\})$ and a set of variables  $M = \{q_{i_1}, q'_{i_1}, ..., q_{i_k}, q'_{i_k}\}$   $(i_1, ..., i_k \in \{1, ..., n\}), V|_M$ denotes the set of all cofactors of V regarding the variables in M, i.e.  $V|_M = \{V|_{q_{i_1}=c_1, q'_{i_1}=c'_1, ..., q_{i_k}=c_k, q'_{i_k}=c'_k} \mid c_l, c'_l \in Q_{i_l}$  for all  $l \in \{1, ..., k\}\}$ . As abbreviating notation  $V|_i$  denotes  $V|_{\{q_1, q'_1, ..., q_{i_{i-1}}\}}$  for  $i \in \{1, ..., n+1\}$ . For a set M, |M| is used to denote the number of elements of M.

**Proposition 2.** Let  $\mathcal{B}$  be a BDD over  $(q_1, q'_1, ..., q_n, q'_n)$  and  $V \subseteq Val(\{q_1, q'_1, ..., q_n, q'_n\})$  be a set of assignments with  $[\![\mathcal{B}]\!] = V$ . Then  $|\mathcal{B}|_i \leq |V|_i \cup \{\emptyset\} |$  holds for all  $i \in \{1, ..., n+1\}$ .

Note: Let  $x_1, ..., x_s$  be the Boolean variables encoding  $q_1, q'_1, ..., q_{i-1}, q'_{i-1}$ . If there exists an assignment of  $\{x_1, ..., x_s\}$  in  $V|_i$  which is not an encoding of an assignment of  $\{q_1, q'_1, ..., q_{i-1}, q'_{i-1}\}$ , then we have to consider the empty set as additional cofactor. This is the case if the cardinality of a set  $Q_k$   $(k \in \{1, ..., i-1\})$  is not a power of two. Otherwise  $|\mathcal{B}|_i = |V|_i|$ .

From the number of cofactors of an assignment we can infer the size of its BDD representation. An upper bound for the number of cofactors of the transition relation is given by the following lemma. The time transitions are taken synchronously for the clocks in all components. We would get additional edges in the communication graph connecting all automata having a clock. This does not give any hint for the variable ordering, and thus, we do not consider them here. In the sequel we consider only the relation of discrete transitions  $\rightarrow' = \bigcup_{a \in \Sigma} \stackrel{a}{\rightarrow}$ . To regard the communication structure we define a function reflecting the communication between parts of the system. This function depends on the ordering of the components. The set  $Comm_{\mathcal{A}}(i)$  contains the indices of all components of  $\mathcal{A}$  which have an index less than i and communicate with a component having an index greater than or equal to  $i: Comm_{\mathcal{A}}(i) = \{k \mid k < i$ and there exists an  $l \geq i$  with  $\mathcal{A}_k \rightleftharpoons \mathcal{A}_l\}$ .

**Lemma 2.** For the transition relation  $\rightarrow'$   $(q_1, q'_1, ..., q_n, q'_n)$  and every  $i \in \{1, ..., n+1\}$ , the following holds:

$$\left| \to'(q_1, q'_1, ..., q_n, q'_n) \right|_i \cup \{\emptyset\} \right| \leq 4 \cdot \prod_{k \in Comm_{\mathcal{A}}(i)} |Q_k|^2 + 4$$

**Proof.** At first we give a lemma used in our computation of the number of cofactors. For all  $V, W \subseteq Val(\{q_1, q'_1, ..., q_n, q'_n\}), i_1, ..., i_k \in \{1, ..., n\}$  and  $c_l, c'_l \in I_{l}$  $Q_{i_l}$   $(l \in \{1, ..., k\})$  the following holds:

$$\begin{aligned} (V \cap W)|_{q_{i_1}=c_1, q'_{i_1}=c'_1, \dots, q_{i_k}=c_k, q'_{i_k}=c'_k} \\ &= V|_{q_{i_1}=c_1, q'_{i_1}=c'_1, \dots, q_{i_k}=c_k, q'_{i_k}=c'_k} \cap W|_{q_{i_1}=c_1, q'_{i_1}=c'_1, \dots, q_{i_k}=c_k, q'_{i_k}=c'_k} \end{aligned}$$
(1)

Equation 1 analogously holds for the union of sets of assignments.

We partition the transition relation  $\rightarrow'$  into three subsets. From its cofactors we can conclude the cofactors of  $\rightarrow'$  applying equation 1.

**Case 1.** Discrete transitions concerning only the components  $\mathcal{A}_1$  to  $\mathcal{A}_{i-1}$ :  $\bigcup_{a \in \Sigma \setminus (\Sigma_i \cup \ldots \cup \Sigma_n)} \overset{a}{\to}$ 

$$= \bigcup_{a \in \Sigma \setminus (\Sigma_{i} \cup \ldots \cup \Sigma_{n})} \bigcap_{k \in \{1, 2, \ldots, n\}} \begin{cases} \stackrel{a}{\rightarrow}_{k} (q_{k}, q'_{k}), \text{ if } a \in \Sigma_{k} \\ \llbracket q'_{k} = q_{k} \rrbracket, \text{ otherwise} \end{cases}$$

$$= \bigcup_{a \in \Sigma \setminus (\Sigma_{i} \cup \ldots \cup \Sigma_{n})} \begin{pmatrix} \bigcap_{k \in \{1, \ldots, i-1\}} \begin{cases} \stackrel{a}{\rightarrow}_{k} (q_{k}, q'_{k}), \text{ if } a \in \Sigma_{k} \\ \llbracket q'_{k} = q_{k} \rrbracket, \text{ otherwise} \end{cases} \end{pmatrix}$$

$$= \bigcup_{a \in \Sigma \setminus (\Sigma_{i} \cup \ldots \cup \Sigma_{n})} \bigcap_{k \in \{1, \ldots, i-1\}} \begin{cases} \stackrel{a}{\rightarrow}_{k} (q_{k}, q'_{k}), \text{ if } a \in \Sigma_{k} \\ \llbracket q'_{k} = q_{k} \rrbracket \end{cases} \end{pmatrix}$$

$$= \bigcup_{a \in \Sigma \setminus (\Sigma_{i} \cup \ldots \cup \Sigma_{n})} \bigcap_{k \in \{1, \ldots, i-1\}} \begin{cases} \stackrel{a}{\rightarrow}_{k} (q_{k}, q'_{k}), \text{ if } a \in \Sigma_{k} \\ \llbracket q'_{k} = q_{k} \rrbracket, \text{ otherwise} \end{cases}$$

$$\cap \bigcap_{k \in \{i, \ldots, n\}} \llbracket q'_{k} = q_{k} \rrbracket$$

Regarding equation 1 for the cofactors we get:

$$\left(\bigcup_{a\in\Sigma\setminus(\Sigma_i\cup\ldots\cup\Sigma_n)}\overset{a}{\to}\right)\Big|_i \subseteq \left\{\emptyset, \ \bigcap_{k\in\{i,\ldots,n\}} \left[\!\left[q_k=q'_k\right]\!\right]\!\right\}.$$

A sketch of the BDD for these cofactors is shown by Fig. 8. In the figure, 'A' denotes a BDD for the part where transitions change the assignments for the variables. 'E' denotes the BDD for the empty set and 'B' denotes the BDD for the assignments with  $q_k = q'_k$ .

**Case 2.** Discrete transitions concerning only the components  $A_i$  to  $A_n$ :  $\bigcup_{a\in\Sigma\setminus(\Sigma_1\cup\ldots\cup\Sigma_{i-1})}\overset{a}{\rightarrow}$ 

$$= \bigcap_{k \in \{1, \dots, i-1\}} \llbracket q'_k = q_k \rrbracket$$

$$\bigcap_{k \in \{1, \dots, i-1\}} \|q'_k = q_k\|$$
  

$$\cap \bigcup_{a \in \Sigma \setminus (\Sigma_1 \cup \dots \cup \Sigma_{i-1})} \bigcap_{k \in \{i, \dots, n\}} \begin{cases} \stackrel{a}{\longrightarrow}_k (q_k, q'_k), \text{ if } a \in \Sigma_k \\ [[q'_k] = q_k]], \text{ otherwise} \end{cases}$$

Denoting the second term of the intersection by T, using equation 1 follows:  $\left(\bigcup_{a\in\Sigma\setminus(\Sigma_1\cup\ldots\cup\Sigma_{i-1})}\overset{a}{\rightarrow}\right)\Big|_i\subseteq\{\emptyset, T\}$ . The BDD representation is shown in Fig. 9.



Fig. 10. BDD for Case 3.

Case 3. Discrete transitions concerning components before  $A_i$  as well as components from  $A_i$ :

 $\bigcup_{a \in (\Sigma_1 \cup \ldots \cup \Sigma_{i-1}) \cap (\Sigma_i \cup \ldots \cup \Sigma_n)} \xrightarrow{a}$ 

 $= \bigcap_{k \in \{1,...,i-1\} \setminus Comm_{\mathcal{A}}(i)} \llbracket q'_{k} = q_{k} \rrbracket$   $\cap \bigcup_{a \in (\Sigma_{1} \cup \ldots \cup \Sigma_{i-1}) \cap (\Sigma_{i} \cup \ldots \cup \Sigma_{n})} \bigcap_{k \in Comm_{\mathcal{A}}(i) \cup \{i,\ldots,n\}} \begin{cases} \stackrel{a}{\rightarrow}_{k}(q_{k},q'_{k}), \text{ if } a \in \Sigma_{k} \\ \llbracket q'_{k} = q_{k} \rrbracket, & \text{otherwise} \end{cases}$  Denoting the first term of the intersection as  $T_{1}$  and the second term as  $T_{2}$  we get  $T_{1}|_{i} \subseteq \{\emptyset, Val(\{q_{i},q'_{i},\ldots,q_{n},q'_{n}\})\}, \text{ and, because } T_{2} \subseteq Val(\{q_{k},q'_{k} \mid k \in Comm_{\mathcal{A}}(i)\} \cup \{q_{i},q'_{i}\ldots,q_{n},q'_{n}\}), \text{ the following holds:} |T_{2}|_{i}| \leq \prod_{k \in Comm_{\mathcal{A}}(i)} |Q_{k}|^{2}.$ Applying equation 1,

 $\left| \left( \bigcup_{a \in (\Sigma_1 \cup \ldots \cup \Sigma_{i-1}) \cap (\Sigma_i \cup \ldots \cup \Sigma_n)}^{a} \xrightarrow{a} \right) \right|_i \cup \{\emptyset\} \right| \leq \prod_{k \in Comm_{\mathcal{A}}(i)} |Q_k|^2 + 1$  holds.

Fig. 10 shows this most interesting part as BDD representation.

Using equation 1 for the union of the three parts of the transition relation the claim follows.  $\hfill \Box$ 

From the upper bound of the number of cofactors we derive an upper bound for the BDD's size now. We use  $|q_i|$  to denote the number of Boolean variables encoding  $q_i$ .

**Theorem 3.** Let  $\mathcal{B}$  be the BDD over  $(q_1, q'_1, ..., q_n, q'_n)$  with  $[\![\mathcal{B}]\!] = \rightarrow' (q_1, q'_1, ..., q_n, q'_n)$ . Then the following holds:

$$|\mathcal{B}| \leq \sum_{i=1}^{n} \left( 2^{2|q_i|} - 1 \right) \cdot \left( 4 \cdot \prod_{k \in Comm_{\mathcal{A}}(i)} |Q_k|^2 + 4 \right)$$

**Proof.** Lemma 2 states for every  $i \in \{1, ..., n\}$ :

$$| \to'(q_1, q'_1, ..., q_n, q'_n)|_i \cup \{\emptyset\} | \le 4 \cdot \prod_{k \in Comm_{\mathcal{A}}(i)} |Q_k|^2 + 4.$$

Using Proposition 2, for every  $i \in \{1, ..., n\}$ 

$$|\mathcal{B}|_i \leq 4 \cdot \prod_{k \in Comm_{\mathcal{A}}(i)} |Q_k|^2 + 4$$

follows. Finally, using Proposition 1, we get the upper bound for the number of all BDD nodes which code  $q_i$  and  $q'_i$ :

$$\sum_{l=0}^{2|q_i|-1} 2^l \cdot \left( 4 \cdot \prod_{k \in Comm_{\mathcal{A}}(i)} |Q_k|^2 + 4 \right)$$
  
=  $(2^{2|q_i|} - 1) \cdot \left( 4 \cdot \prod_{k \in Comm_{\mathcal{A}}(i)} |Q_k|^2 + 4 \right).$ 

Applying the sum over all  $i \in \{1, ..., n\}$  we get the claim.

The statement of this upper bound for the BDD's size obviously reflects the rules of the previous section: If we order communicating components on neighboring positions in the variable ordering and if we place components communicating with many other components at the beginning of the ordering, then the sets  $Comm_{\mathcal{A}}(i)$  have only few elements and the upper bound is relative small.

In the upper bound we used the assumption that q and q' of one component have successive positions within the variable ordering. This makes sense because usually every bit of the successor configuration depends on all bits of the current configuration and thus, there exist a lot of communication within a component. Because a bit of the successor configuration usually is most inter-related to the corresponding bit of the current configuration, we use an interleaved ordering, i.e. each bit of the current configuration is directly followed by the corresponding bit of the successor configuration.

To use the upper bound for the transition relation as size estimation for the BDD representing all reachable configurations we need a modification of Theorem 3. Furthermore, the aim is not to compute an upper bound but to compute an estimation of the BDD's size for comparison of different variable orderings by an algorithm. Therefore, the size estimation should reflect the actual BDD size

induced by the variable ordering as good as possible, because the quality of the estimation corresponds directly to the quality of the variable ordering we will "declare as the best".

Differently from the BDDs for transition relations, BDDs for sets of reachable configurations do not contain primed variables for successor configurations. This leads to the following estimation:

$$\sum_{i=1}^{n} \left( 2^{|q_i|} - 1 \right) \cdot \left( 4 \cdot \prod_{k \in Comm_{\mathcal{A}}(i)} |Q_k| + 4 \right).$$

Let  $\mathcal{B}$  be the BDD over  $(q_1, ..., q_n)$  with  $[\![\mathcal{B}]\!] = Reach_{\mathcal{A}, [\![\mathcal{A}]\!]_I}(q_1, ..., q_n)$ . For  $i \in \{1, ..., n\}$ , let the variable  $q_i$  be encoded by the Boolean variables  $x_{i,1}, ..., x_{i,|q_i|}$ , such that  $\mathcal{B}$  is a BDD over  $(x_{1,1}, ..., x_{1,|q_1|}, ..., x_{n,1}, ..., x_{n,|q_n|})$ . The estimation contains the pessimistic bound that the number of  $x_{i,k+1}$  nodes in  $\mathcal{B}$  is twice the number of  $x_{i,k}$  nodes  $(1 \leq k < |q_i|)$ . This assumption is not realistic for variables  $q_i$  with large number of bits and the estimation is not very similar to the actual size. To get a better estimation for the number of  $x_{i,k+1}$  nodes we can also use a linear or exponential interpolation. In our tool implementation we use a linear interpolation and for our purpose the estimation is sufficient because it reflects the relation between different variable orderings approximately.

#### 5.3 Finding Good Variable Orderings for CTA Models

An algorithm for finding the variable ordering of the best estimation, which considers the bits encoding one component as a unit, must compute the size estimation for all permutations of the sequence  $q_1, \ldots, q_n$ . Such an algorithm is of exponential time complexity and therefore, it is not relevant for practical use. With a computation of the estimation in  $O(n^2)$ , the time complexity would be  $O(n^2n!)$ 

Dynamic programming reduces this complexity to  $O(n^32^n)$  by storing the results already computed in former iterations for parts of an ordering. But this is not efficient and therefore we need an algorithm of polynomial time complexity. Because of this, exact algorithms are not acceptable, especially for large numbers of components. Thus, we have to accept heuristic solutions, e.g. we can use the arbitrary insertion heuristic [LLKS85]. Using this heuristic we get a time complexity in  $O(n^3)$  which is sufficient for our purpose, i.e. to find a good variable ordering regarding our estimation.

Using the structure of CTA models. Cottbus Timed Automata can be considered as composition of timed automata and thus, the algorithms mentioned above can be used. Nevertheless, it is very promising to use special techniques for CTA which use the information about the hierarchical structure as hints for good variable orderings.

The main idea is that the bit-encodings of all objects (variables, automata) contained in the same module instance have successive positions in the variable ordering because objects which are considered as strongly coupled are put together by the model's developer. In the module hierarchy, it is considered that

synchronization labels and variables are accessible only where they are really needed. The modules' interfaces should be as small as possible. These considerations lead to a model in which the communication (in the sense of Section 5.1) within a module normally is stronger than the communication of the module with its environment.

We can not guarantee that an algorithm using the hierarchical structure always computes better variable orderings than the algorithm for plain composition of timed automata, but using the structure has the following main advantages:

- The modeller's knowledge about the system is used.
- The problem of variable ordering is partitioned into smaller sub-problems, which results in smaller computation times or that exact algorithms are applicable for these smaller problems, and thus, one might be able to get better variable orderings.

## 6 Experimental Results

To demonstrate the high performance of our approach we give two examples. We use an algorithm for mutual exclusion to examine the computation of the estimation of the BDD's size and we validate the quality of the variable orderings found using our heuristics by measuring the time and the number of nodes needed for verification of the mutex property. The second example is an AND circuit. We consider the module structure to find good variable orderings for the analysis of this model.

**Fischer's protocol.** Fischer's protocol is a timing-based mutual exclusion protocol. We verified the mutual exclusion property for Fischer's protocol for nprocesses. The automaton modeling one process has a location for the critical section. The verification task is to compute all reachable configurations and to check whether there exists a reachable situation in which at least two processes are in the critical section. The communication graph of Fischer's protocol for nprocesses is shown in Fig. 11. Changing the positions of the process automata in the variable ordering has no effect on the estimation of the BDD's size; only the position of the variable k is important and that the encodings of clock and location of an automaton have neighboring positions. Table 1 reports the results of our experiments with different variable orderings. We give the computation times in seconds on a SUN Ultra-Sparc 1 with 200 MHz processor. We examined five combinations of tools and strategies. The first row of an experiment in the table contains the computation time in seconds and for experiments with our tool the second row displays the growth of the maximal size of the BDD representing reachable configurations.

In the third experiment we used a variable ordering violating the rule that the variables of a component have successive positions. We used the variable



Fig. 11. Communication graph of Fischer's protocol.

ordering (variable k, automaton 1, ..., automaton n, clock 1, ..., clock n). It leads to a very strong growth of the BDD's size.

If we place the variable k on the last position we get  $Comm_1 = Comm_{n+2} = \emptyset$  and  $Comm_i = \{1, ..., i-1\}$  for  $i \in \{2, ..., n+1\}$ . We can compute the estimation for the BDD  $\mathcal{B}$  of all reachable configurations as follows: We start to compute  $|\mathcal{B}|_i = \prod_{k \in Comm_A(i)} |Q_k|$  (we can leave out the 4 because of using the O-notation). Since  $Comm_1 = Comm_{n+2} = \emptyset$ , we get the estimation 1 for  $|\mathcal{B}|_1$  and  $|\mathcal{B}|_{n+2}$ . For  $|\mathcal{B}|_i$   $(i \in \{2, ..., n+1\})$  we get  $12^{i-1}$  since  $|Q_k| = 12$  for  $k \in \{1, ..., n\}$  (number of configurations for each process = four locations × three clock values) and  $Comm_i = \{1, ..., i-1\}$  for  $i \in \{2, ..., n+1\}$ . Because variable k is on position n + 1, the biggest term of the sum for the estimation is that for component k, which is  $(2^{|q_{n+1}|} - 1) \cdot 12^n$ . The estimation for  $|\mathcal{B}|$  therefore is in  $O(n \cdot 12^n)$  (or  $O(log_2n \cdot 12^n)$ ) using linear interpolation). The fourth experiment shows that the BDD's size actually grows exponentially.

Placing variable k on first position we have  $Comm_1 = Comm_{n+2} = \emptyset$ ,  $Comm_2 = \dots = Comm_{n+1} = \{1\}$ . The estimation for  $|\mathcal{B}|_1$  and  $|\mathcal{B}|_{n+2}$  is 1 again, but the estimation for  $|\mathcal{B}|_2, \dots, |\mathcal{B}|_{n+1}$  is n+1 (because  $|Q_1| = n+1$ ). Thus, the estimation for the size of  $\mathcal{B}$  is in  $O(n^2)$ . In the last experiment the estimation matches the actual size (number of nodes) very good.

Table 1 also contains a comparison with the most popular tools for the verification of timed automata, Kronos and Uppaal. These tools use difference bound matrices to represent sets of clock assignments. The first and second experiment in the table show the computation times of our experiments with these tools. The results show that the computation times of Kronos and Uppaal seem to be at least exponential in n, while the computation time of our tool *Rabbit* seems to be polynomial using a good variable ordering (fifth row). A BDD-based version of Kronos is able to verify 14 processes as reported in [BMPY97], which also means exponential growth of computation time. **Table 1.** Computation times for the verification of the mutex property of Fischer's protocol. MO means that more than 64 MB memory were needed. The last three experiments belong to our tool Rabbit.

| No. proc.  | 4   | 5    | 6     | 7     | 8      | 10    | 12     | 14   | 16   | 32    | 64     |
|------------|-----|------|-------|-------|--------|-------|--------|------|------|-------|--------|
| Kronos     | 3.0 | 191  | MO    |       |        |       |        |      |      |       |        |
| Uppaal     | 0.5 | 13.0 | 657   | MO    |        |       |        |      |      |       |        |
| Separated  | 0.3 | 1.0  | 5.0   | 21.6  | 110    | MO    |        |      |      |       |        |
| No. nodes  | 828 | 3053 | 10983 | 38515 | 132245 |       |        |      |      |       |        |
| k at end   | 0.3 | 0.6  | 1.6   | 3.9   | 9.4    | 46.3  | 249    | MO   |      |       |        |
| No. nodes  | 456 | 1003 | 2119  | 4625  | 9158   | 36405 | 145438 |      |      |       |        |
| k in front | 0.3 | 0.4  | 0.8   | 1.3   | 2.3    | 4.0   | 8.9    | 13.6 | 22.7 | 208   | 1920   |
| No. nodes  | 326 | 544  | 812   | 1129  | 1497   | 2375  | 3450   | 4720 | 6190 | 24983 | 100200 |

**Table 2.** Times and BDD's size for computation of all reachable configurations of the 'And4' model. 'N/A' indicates that measured values are not available for that model.

| Number of input signals        | 2    | 4     | 8      | 16     |
|--------------------------------|------|-------|--------|--------|
| Kronos (BDD): Computation time | N/A  | 324.7 | N/A    | N/A    |
| Rabbit: Computation time       | 0.5  | 6.0   | 79.6   | 1208.7 |
| Rabbit: Number of BDD's nodes  | 2007 | 15722 | 119870 | 789835 |

**MOS circuit.** This section applies our algorithms to the model 'And4' introduced in Section 3. This model has a more complicated communication graph than Fischer's protocol. Table 2 contains the results of our measurements. The computation times are given also in seconds of CPU time on a SUN Ultra-Sparc 1 with 200 MHz processor.

The first row contains a result of the BDD-based version of Kronos. This result, also obtained using a SUN Ultra-Sparc 1, is published in [BMPY97]. The second row of the table shows the computation time needed by our tool *Rabbit* to compute the whole set of reachable configurations. The number of nodes needed to represent this set is given in the third row. (Using a 'stupid' random variable ordering the number of nodes is about 4,000,000 for four input signals.)

## 7 Summary

To provide efficient verification, symbolic representation of the locations of a timed automaton using a BDD-based representation is the first step. The second step is a finite semantics to be able to use BDDs also for the representation of the continuous part of the model. In extension of [ABK<sup>+</sup>97,AMP98] we gave a formal definition of a discrete semantics for closed timed automata. We proved the correctness of using this discrete semantics for the computation of all reachable locations.

As the next step towards efficient reachability analysis we use the communication structure of the system to find good variable orderings. Based on the concepts described in this paper we implemented *Rabbit*. This is a tool for the BDD-based reachability analysis of closed timed automata as an extension of our existing model checker using matrices [BR00]. We developed a BDD library following the ideas of [BRB90]. In order to use the modeller's knowledge for finding a good variable ordering we use the modular modeling notation Cottbus Timed Automata [BR98]. This notation enables us to build hierarchical structures of timed automata-based models.

The main result of our paper is that we can compute good variable orderings based on an estimation for the BDD size and that the verification of timed automata using our technique is very efficient. Our experimental results show that for some classes of real-time models the reachability analysis seems to be of polynomial time and space complexity. Based on the communication structure, we can decide whether a model is good-natured or not for BDD-based reachability analysis. An open question is for which classes of models our technique performs well. Currently, we are modeling a production cell consisting of various transport belts and machines. We will also investigate the topic of combining reachability analysis with refinement checking to be able to verify larger models.

Acknowledgements. We thank Andreas Noack for his conceptual ideas and the implementation of the BDD engine, Michael Vogel for developing CTA versions of the case studies, and Heinrich Rust for his valuable hints for improvement of the paper.

# References

- [ABK<sup>+</sup>97] Eugene Asarin, Marius Bozga, Alain Kerbat, Oded Maler, Amir Pnueli, and Anne Rasse. Data-structures for the verification of timed automata. In O. Maler, editor, *Proceedings of the 1st International Workshop on Hybrid and Real-Time Systems (HART'97)*, LNCS 1201, pages 346–360. Springer-Verlag, 1997.
- [AD94] Rajeev Alur and David L. Dill. A theory of timed automata. *Theoretical Computer Science*, 126:183–235, 1994.
- [AMP98] Eugene Asarin, Oded Maler, and Amir Pnueli. On discretization of delays in timed automata and digital circuits. In R. de Simone and D. Sangiorgi, editors, Proceedings of the 9th International Conference on Concurrency Theory (CONCUR'98), LNCS 1466, pages 470–484. Springer-Verlag, 1998.
- [ATB94] Adnan Aziz, Serdar Tasiran, and Robert K. Brayton. BDD variable ordering for interacting finite state machines. In Proceedings of the 31st ACM/IEEE Design Automation Conference (DAC'94), pages 283–288, 1994.
- [BDM<sup>+</sup>98] Marius Bozga, Conrado Daws, Oded Maler, Alfredo Olivero, Stavros Tripakis, and Sergio Yovine. Kronos: a model-checking tool for real-time systems. In A.J. Hu and M.Y. Vardi, editors, *Proceedings of the 10th In*ternational Conference on Computer-Aided Verification (CAV'98), LNCS 1427, pages 546–550. Springer-Verlag, 1998.

- [BMPY97] Marius Bozga, Oded Maler, Amir Pnueli, and Sergio Yovine. Some progress on the symbolic verification of timed automata. In O. Grumberg, editor, Proceedings of the 9th International Conference on Computer Aided Verification (CAV'97), LNCS 1254, pages 179–190. Springer-Verlag, 1997.
- [BR98] Dirk Beyer and Heinrich Rust. Modeling a production cell as a distributed real-time system with cottbus timed automata. In Hartmut König and Peter Langendörfer, editors, *Tagungsband Formale Beschreibungstechniken für verteilte Systeme (FBT'98)*, pages 148–159. Shaker Verlag, Aachen, June 1998.
- [BR99] Dirk Beyer and Heinrich Rust. A formalism for modular modelling of hybrid systems. Technical Report 10/1999, BTU Cottbus, 1999.
- [BR00] Dirk Beyer and Heinrich Rust. A tool for modular modelling and verification of hybrid systems. In Alfons Crespo and Joan Vila, editors, Proceedings of the 25th IFAC/IFIP Workshop on Real-Time Programming 2000 (WRTP 2000). Elsevier Science, Oxford, 2000.
- [BRB90] Karl S. Brace, Richard L. Rudell, and Randal E. Bryant. Efficient implementation of a BDD package. In Proceedings of the 27th ACM/IEEE Design Automation Conference (DAC'90), pages 40–45, 1990.
- [GPV94] Aleks Göllü, Anuj Puri, and Pravin Varaiya. Discretization of timed automata. In Proceedings of the 33rd IEEE Conference on Decision and Control, pages 957–958, 1994.
- [HMP92] Thomas A. Henzinger, Zohar Manna, and Amir Pnueli. What good are digital clocks? In Proceedings of the 19th International Colloquium on Automata, Languages, and Programming (ICALP'92), LNCS 623, pages 545–558. Springer-Verlag, 1992.
- [Lam87] Leslie Lamport. A fast mutual exclusion algorithm. ACM Transactions on Computer Systems, 5(1):1–11, 1987.
- [LLKS85] E. L. Lawler, J. K. Lenstra, A. H. G. Rinnooy Kan, and D. B. Shmoys, editors. *The Traveling Salesman Problem*. John Wiley & Sons, 1985.
- [LPY97] Kim G. Larsen, Paul Pettersson, and Wang Yi. UPPAAL in a Nutshell. International Journal on Software Tools for Technology Transfer, 1(1-2):134–152, October 1997.
- [McM92] Kenneth L. McMillan. Symbolic Model Checking: an approach to the state explosion problem. PhD thesis, School of Computer Science, Carnegie Mellon University, 1992. Technical report CMU-CS-92-131.
- [RAB<sup>+</sup>95] Rajeev K. Ranjan, Adnan Aziz, Robert K. Brayton, Carl Pixley, and Bernhard Plessier. Efficient BDD algorithms for synthesizing and verifying finite state machines. In Workshop Notes of the IEEE/ACM International Workshop on Logic Synthesis (IWLS'95), 1995.
- [YBO<sup>+</sup>98] Bwolen Yang, Randal E. Bryant, David R. O'Hallaron, Armin Biere, Olivier Coudert, Geert Janssen, Rajeev K. Ranjan, and Fabio Somenzi. A performance study of BDD-based model checking. In Ganesh Gopalakrishnan and Phillip J. Windley, editors, Proceedings of the 2nd International Conference on Formal Methods in Computer-Aided Design (FMCAD'98), LNCS 1522, pages 255–289. Springer-Verlag, 1998.